Result: A dynamically reconfigurable asynchronous FPGA architecture
CC BY 4.0
Sauf mention contraire ci-dessus, le contenu de cette notice bibliographique peut être utilisé dans le cadre d’une licence CC BY 4.0 Inist-CNRS / Unless otherwise stated above, the content of this bibliographic record may be used under a CC BY 4.0 licence by Inist-CNRS / A menos que se haya señalado antes, el contenido de este registro bibliográfico puede ser utilizado al amparo de una licencia CC BY 4.0 Inist-CNRS
Electronics
Further Information
This paper presents APL, an Asynchronous Programmable Logic array, as a flexible dynamically reconfigurable multi-application platform with self-reconfigurability. APL employs a Globally-Asynchronous-Locally-Synchronous (GALS) architecture. It consists of Timing Regions (TRs) which operate independently under locally generated clocks and communicate with each other through handshaking asynchronous interfaces. Different applications are mapped into different TRs, so they can run independently. And because of the asynchronous communication, dynamic partial reconfiguration is easily realized with TRs as the basic reconfiguration units. Self-reconfiguration is realized by giving each TR the capability to access the central configuration controller which, in turn, can read/write the configuration memory.